A comprehensive fault injection strategy for embedded systems reliability assessment

Research output: Chapter in Book/Report/Conference proceedingConference contribution

2 Citations (Scopus)

Abstract

The embedded systems industry is moving towards the integration of higher performance, yet less reliable electronic components into new product generations. Technology and voltage scaling increased dramatically the susceptibility of new devices not only to Single Bit Upsets (SBU), but also to Multiple Bit Upsets (MBU). However, the system reliability assessment at the design phase of fault-tolerant computer systems is a complex and critical task. In this context, it is mandatory to enhance reliability analysis and evaluation techniques at early-stage of the system development. In this paper, we present a technique for reliability evaluation of embedded systems at early-stage by taking into account the application behavior and SBU/MBU phenomena. Instead of using the random fault injection, our approach models the architecture behavior under real working conditions. Our results demonstrate the efficiency of the proposed fault injection simulation platform for early-stage reliability studies.
Original languageEnglish
Title of host publication2018 International Symposium on Rapid System Prototyping (RSP): Proceedings
PublisherInstitute of Electrical and Electronics Engineers Inc.
ISBN (Electronic)9781538675571
ISBN (Print)9781538675588
DOIs
Publication statusPublished - 03 Feb 2019

Publication series

NameInternational Symposium on Rapid System Prototyping (RSP): Proceedings
ISSN (Print)2150-5500
ISSN (Electronic)2150-5519

Fingerprint

Dive into the research topics of 'A comprehensive fault injection strategy for embedded systems reliability assessment'. Together they form a unique fingerprint.

Cite this